Part Number Hot Search : 
DWR2G A1182 STTA406 BZY97C91 MC35001 MPC2565 MP4T6310 DG9052
Product Description
Full Text Search
 

To Download W3EG7234S262D3 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 White Electronic Designs
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY*
256MB - 32Mx72 DDR SDRAM REGISTERED, w/PLL
FEATURES
Double-data-rate architecture Clock speeds: 100MHz and 133MHz Bi-directional data strobes (DQS) Differential clock inputs (CK & CK#) Programmable Read Latency 2,2,5 (clock) Programmable Burst Length (2,4,8) Programmable Burst type (sequential & interleave) Edge aligned data output, center aligned data input Auto and self refresh Serial presence detect Power Supply: 2.5V 0.20V JEDEC standard 184 pin DIMM package * Package height options: JD3: 30.48mm (1.20") AJD3: 28.70mm (1.13")
* This product is under development, is not qualified or characterized and is subject to change without notice.
DESCRIPTION
The W3EG7234S is a 32Mx72 Double Data Rate SDRAM memory module based on 128Mb DDR SDRAM component. The module consists of eighteen 32Mx4 DDR SDRAMs in 66 pin TSOP package mounted on a 184 Pin FR4 substrate. Synchronous design allows precise cycle control with the use of system clock. Data I/O transactions are possible on both edges and Burst Lenths allow the same device to be useful for a variety of high bandwidth, high performance memory system applications.
OPERATING FREQUENCIES
DDR266 @CL=2 Clock Speed CL-tRCD-tRP 133MHz 2-2-2 DDR266 @CL=2.5 133MHz 2.5-3-3 DDR200 @CL=2 100MHz 2-2-2
December 2004 Rev. 2
1
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
PIN CONFIGURATIONS
PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 SYMBOL VREF DQ0 VSS DQ1 DQS0 DQ2 VCC DQ3 NC RESET# VSS DQ8 DQ9 DQS1 VCCQ *CK1 *CK1# VSS DQ10 DQ11 CKE0 VCCQ DQ16 DQ17 DQS2 VSS A9 DQ18 A7 VCCQ DQ19 A5 DQ24 VSS DQ25 DQS3 A4 VCC DQ26 DQ27 A2 VSS A1 CB0 CB1 VCC PIN 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 SYMBOL DQS8 A0 CB2 VSS CB3 BA1 DQ32 VCCQ DQ33 DQS4 DQ34 VSS BA0 DQ35 DQ40 VCCQ WE# DQ41 CAS# VSS DQS5 DQ42 DQ43 VCC *CK2# DQ48 DQ49 VSS *CK2# *CK2 VCCQ DQS6 DQ50 DQ51 VSS VCCID DQ56 DQ57 VCC DQS7 DQ58 DQ59 VSS NC SDA SCL PIN 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 SYMBOL VSS DQ4 DQ5 VCCQ DQS9 DQ6 DQ7 VSS NC NC NC VCCQ DQ12 DQ13 DQS10 VCC DQ14 DQ15 *CKE1 VCCQ *BA2 DQ20 A12 VSS DQ21 A11 DQS11 VCC DQ22 A8 DQ23 VSS A6 DQ28 DQ29 VCCQ DQS12 A3 DQ30 VSS DQ31 CB4 CB5 VCCQ CK0 CK0# PIN 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 SYMBOL VSS DQS17 A10 CB6 VCCQ CB7 VSS DQ36 DQ37 VCC DQS13 DQ38 DQ39 VSS DQ44 RAS# DQ45 VCCQ CS0# *CS1# DQS14 VSS DQ46 DQ47 *CS3# VCCQ DQ52 DQ53 A13* VCC DQS15 DQ54 DQ55 VCCQ NC DQ60 DQ61 VSS DQS16 DQ62 DQ63 VCCQ SA0 SA1 SA2 VCCSPD
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
PIN NAMES
A0 - A12 BA0-BA1 DQ0-DQ63 CB0-CB7 DQS0-DQS17 CK0 CK0# CKE0 CS0# RAS# CAS# WE# VCC VCCQ VSS VREF VCCSPD SDA SCL SA0-SA2 VCCID NC RESET#
* Not Used
Address input (Multiplexed) Bank Select Address Data Input/Output Check bits Data Strobe Input/Output Clock Input Clock Input Clock Enable Input Chip select Input Row Address Strobe Column Address Strobe Write Enable Power Supply Power Supply for DQS Ground Power Supply for Reference Serial EEPROM Power Supply Serial data I/O Serial clock Address in EEPROM VCC Identification Flag No Connect Reset Enable
December 2004 Rev. 2
2
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
FUNCTIONAL BLOCK DIAGRAM
VSS RCS0# DQS0
DQ0 DQ1 DQ2 DQ3 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM DQ4 DQ5 DQ6 DQ7 I/O I/O I/O I/O
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
DQS9
DQS 3 2 1 0 CS# DM
DQS1
DQ8 DQ9 DQ10 DQ11 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
DQS10
DQ12 DQ13 DQ14 DQ15 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
DQS2
DQ16 DQ17 DQ18 DQ19 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
DQS11
DQ20 DQ21 DQ22 DQ23 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
DQS3
DQ24 DQ25 DQ26 DQ27 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
DQS12
DQ28 DQ29 DQ30 DQ31 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
DQS4
DQS DQ32 DQ33 DQ34 DQ35 I/O I/O I/O I/O 3 2 1 0 CS# DM
DQS13
DQ36 DQ37 DQ38 DQ39 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
CK0
SDRAM
PLL
CK0# REGISTER
CS# DM
DQS5
DQ40 DQ41 DQ42 DQ43 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
DQS14
DQ44 DQ45 DQ46 DQ47 DQS I/O 3 I/O 2 I/O 1 I/O 0
DQS6
DQS DQ48 DQ49 DQ50 DQ51 I/O I/O I/O I/O 3 2 1 0 CS# DM
DQS15
DQ52 DQ53 DQ54 DQ55 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
Serial PD SCL WP A0 SA0
DQ60 DQ61 DQ62 DQ63 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
SDA A1 SA1 A2 SA2
DQS7
DQ56 DQ57 DQ58 DQ59 DQS I/O 3 I/O 2 I/O 1 I/O 0 CS# DM
DQS16
VCCSPD
SPD DDR SDRAM
DQS8
DQS CB0 CB1 CB2 CB3 I/O I/O I/O I/O 3 2 1 0 CS# DM
DQS17
CB4 CB5 CB6 CB7 I/O I/O I/O I/O DQS 3 2 1 0 CS# DM
VCC/VCCQ
VREF VSS
DDR SDRAM DDR SDRAM
CS0# BA0-BA1 A0-A12 RAS# CAS# CKE0 WE# PCK PCK# R E G I S T E R
RCS0# RBA0 - RBA1 RA0 - RA12 RRAS# RCAS# RCKE0 RWE# RESET# BA0-BA1: DDR SDRAMs A0-A12: DDR SDRAMs RAS#: DDR SDRAMs CAS#: DDR SDRAMs CKE: DDR SDRAMs WE#: DDR SDRAMs
NOTE: All resistor values are 22 ohms unless otherwise specified
December 2004 Rev. 2
3
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
ABSOLUTE MAXIMUM RATINGS
Parameter Voltage on any pin relative to VSS Voltage on VCC supply relative to VSS Storage Temperature Power Dissipation Short Circuit Current
Note:
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
Symbol VIN, VOUT VCC, VCCQ TSTG PD IOS
Value -0.5 to 3.6 -1.0 to 3.6 -55 to +150 27 50
Units V V C W mA
Permanent device damage may occur if `ABSOLUTE MAXIMUM RATINGS' are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability
DC CHARACTERISTICS
0C TA 70C, VCC = 2.5V 0.2V Symbol VCC VCCQ VREF VTT VIH VIL VOH VOL Parameter Supply Voltage Supply Voltage Reference Voltage Termination Voltage Input High Voltage Input Low Voltage Output High Voltage Output Low Voltage Min 2.3 2.3 1.15 1.15 VREF + 0.15 -0.3 VTT + 0.76 -- Max 2.7 2.7 1.35 1.35 VCCQ + 0.3 VREF -0.15 -- VTT-0.76 Unit V V V V V V V V
CAPACITANCE
TA = 25C. f = 1MHz, VCC = 2.5V Parameter Input Capacitance (A0-A12) Input Capacitance (RAS#,CAS#,WE#) Input Capacitance (CKE0) Input Capacitance (CK0#,CK0) Input Capacitance (CS0#) Input Capacitance (DQS0-DQS17) Input Capacitance (BA0-BA1) Data input/output capacitance (DQ0-DQ63)(DQS) Data input/output capacitance (CB0-CB7) Symbol CIN1 CIN2 CIN3 CIN4 CIN5 CIN6 CIN7 COUT COUT Max 6.25 6.25 6.25 5.5 6.25 13 6.25 13 13 Unit pF pF pF pF pF pF pF pF pF
December 2004 Rev. 2
4
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
IDD SPECIFICATIONS AND TEST CONDITIONS
0C TA 70C, VCCQ = 2.5V 0.2V, VCC = 2.5V 0.2V Includes PLL and Register Power DDR266@CL=2 Max 2520
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
Parameter Operating Current
Symbol IDD0
Rank 1 Conditions One device bank; Active - Precharge; tRC = tRC (MIN); tCK = tCK (MIN); DQ,DM and DQS inputs changing once per clock cycle; Address and control inputs changing once every two cycles. One device bank; Active-Read-Precharge Burst = 2; tRC = tRC (MIN); tCK = tCK (MIN); lOUT = 0mA; Address and control inputs changing once per clock cycle. All device banks idle; Power-down mode; tCK = tCK (MIN); CKE = (low) CS# = High; All device banks idle; tCK = tCK (MIN); CKE = High; Address and other control inputs changing once per clock cycle. VIN = VREF for DQ, DQS and DM. One device bank active; Power-Down mode; tCK (MIN); CKE = (low) CS# = High; CKE = High; One device bank; Active-Precharge;tRC = tRAS (MAX); tCK = tCK (MIN); DQ, DM and DQS inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle. Burst = 2; Reads; Continuous burst; One device bank active; Address and control inputs changing once per clock cycle; tCK = tCK (MIN); lOUT = 0mA. Burst = 2; Writes; Continuous burst; One device bank active; Address and control inputs changing once per clock cycle; tCK = tCK (MIN); DQ,DM and DQS inputs changing once per clock cycle. tRC = tRC (MIN) CKE 0.2V Four bank interleaving Reads (BL=4) with auto precharge with tRC=tRC (MIN); tCK=tCK(MIN); Address and control inputs change only during Active Read or Write commands.
DDR266@CL=2.5 Max 2385
DDR200@CL=2 Max 2385
Units
mA
Operating Current
IDD1
2700
2520
2520
mA
Precharge PowerDown Standby Current Idle Standby Current
IDD2P IDD2F
54
54
54
mA
1120
1030
1030
mA
Active Power-Down Standby Current Active Standby Current
IDD3P IDD3N
450
360
360
mA
1210
1120
1120
mA
Operating Current
IDD4R
2745
2610
2610
mA
Operating Current
IDD4W
2700
2565
2565
mA
Auto Refresh Current Self Refresh Current Operating Current
IDD5 IDD6 IDD7A
3770 329
3680 311
3645 346
mA mA
4860
4770
4770
mA
December 2004 Rev. 2
5
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
IDD SPECIFICATIONS AND TEST CONDITIONS
0C TA 70C, VCCQ = 2.5V 0.2V, VCC = 2.5V 0.2V Includes DDR SDRAM components only DDR266@CL=2 Max 1935
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
Parameter Operating Current
Symbol IDD0
Rank 1 Conditions One device bank; Active - Precharge; tRC = tRC (MIN); tCK = tCK (MIN); DQ,DM and DQS inputs changing once per clock cycle; Address and control inputs changing once every two cycles. One device bank; Active-Read-Precharge Burst = 2; tRC = tRC (MIN); tCK = tCK (MIN); lOUT = 0mA; Address and control inputs changing once per clock cycle. All device banks idle; Power-down mode; tCK = tCK (MIN); CKE = (low) CS# = High; All device banks idle; tCK = tCK (MIN); CKE = High; Address and other control inputs changing once per clock cycle. VIN = VREF for DQ, DQS and DM. One device bank active; Power-Down mode; tCK (MIN); CKE = (low) CS# = High; CKE = High; One device bank; Active-Precharge;tRC = tRAS (MAX); tCK = tCK (MIN); DQ, DM and DQS inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle. Burst = 2; Reads; Continuous burst; One device bank active; Address and control inputs changing once per clock cycle; tCK = tCK (MIN); lOUT = 0mA. Burst = 2; Writes; Continuous burst; One device bank active; Address and control inputs changing once per clock cycle; tCK = tCK (MIN); DQ,DM and DQS inputs changing once per clock cycle. tRC = tRC (MIN) CKE 0.2V Four bank interleaving Reads (BL=4) with auto precharge with tRC=tRC (MIN); tCK=tCK(MIN); Address and control inputs change only during Active Read or Write commands.
DDR266@CL=2.5 Max 1800
DDR200@CL=2 Max 1800
Units
mA
Operating Current
IDD1
2115
1935
1935
mA
Precharge PowerDown Standby Current Idle Standby Current
IDD2P IDD2F
54
54
54
mA
810
720
720
mA
Active Power-Down Standby Current Active Standby Current
IDD3P IDD3N
450
360
360
mA
900
810
810
mA
Operating Current
IDD4R
2160
2025
2025
mA
Operating Current
IDD4W
2115
1980
1980
mA
Auto Refresh Current Self Refresh Current Operating Current
IDD5 IDD6 IDD7A
3150 54
3060 36
3060 36
mA mA
4275
4185
4185
mA
December 2004 Rev. 2
6
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
DETAILED TEST CONDITIONS FOR DDR SDRAM IDD1 & IDD7A
IDD1 : OPERATING CURRENT: ONE BANK
1. Typical Case: VCC = 2.5V, T = 25C 2. Worst Case: VCC = 2.7V, T = 10C 3. Only one bank is accessed with tRC (min), Burst Mode, Address and Control inputs on NOP edge are changing once per clock cycle. lOUT = 0mA 4. Timing patterns * DDR200 (100MHz, CL = 2) : tCK = 10ns, CL2, BL = 4, tRCD = 2*tCK, tRAg = 5*tCK Read: A0 N R0 N N P0 N A0 N - repeat the same timing with random address changing; 50% of data changing at every burst * DDR266 (133MHz, CL = 2.5) : tCK = 7.5ns, CL = 2.5, BL = 4, tRCD = 3*tCK, tRC = 9*tCK, tRAg = 5*tCK Read: A0 N N R0 N P0 N N N A0 N - repeat the same timing with random address changing; 50% of data changing at every burst * DDR266 (133MHz, CL = 2) : tCK = 7.5ns, CL = 2, BL = 4, tRCD = 3*tCK, tRC = 9*tCK, tRAg = 5*tCK Read: A0 N N R0 N P0 N N N A0 N - repeat the same timing with random address changing; 50% of data changing at every burst
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
IDD7A: OPERATING CURRENT: FOUR BANKS
1. Typical Case: VCC = 2.5V, T = 25C 2. Worst Case: VCC = 2.7V, T = 10C 3. Four banks are being interleaved with tRC (min), Burst Mode, Address and Control inputs on NOP edge are not changing. lout = 0mA 4. Timing patterns * DDR200 (100MHz, CL = 2) : tCK = 10ns, CL2, BL = 4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge Read: A0 N A1 R0 A2 R1 A3 R2 A0 R3 A1 R0 - repeat the same timing with random address changing; 100% of data changing at every burst * DDR266 (133MHz, CL = 2.5) : tCK = 7.5ns, CL = 2.5, BL = 4, tRRD = 3*tCK, tRCD = 3*tCK Read with autoprecharge Read: A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing; 100% of data changing at every burst * DDR266 (133MHz, CL = 2): tCK = 7.5ns, CL2 = 2, BL = 4, tRRD = 2*tCK, tRCD = 3*tCK Read: A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing; 100% of data changing at every burst
Legend: A = Activate, R = Read, W = Write, P = Precharge, N = NOP A (0-3) = Activate Bank 0-3 R (0-3) = Read Bank 0-3
December 2004 Rev. 2
7
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
0C TA +70C; VCC = +2.5V 0.2V, VCCQ = +2.5V 0.2V AC Characteristics Parameter Access window of DQs from CK, CK# CK high-level width CK low-level width Clock cycle time CL=2.5 CL=2 DQ and DM input hold time relative to DQS DQ and DM input setup time relative to DQS DQ and DM input pulse width (for each input) Access window of DQS from CK, CK# DQS input high pulse width DQS input low pulse width DQS-DQ skew, DQS to last DQ valid, per group, per access Write command to first DQS latching transition DQS falling edge to CK rising - setup time DQS falling edge from CK rising - hold time Half clock period Data-out high-impedance window from CK, CK# Data-out low-impedance window from CK, CK# Address and control input hold time (fast slew rate) Address and control input set-up time (fast slew rate) Address and control input hold time (slow slew rate) Address and control input setup time (slow slew rate) Address and control input pulse width (for each input) LOAD MODE REGISTER command cycle time DQ-DQS hold, DQS to first DQ to go non-valid, per access Data hold skew factor ACTIVE to PRECHARGE command ACTIVE to READ with Auto precharge command ACTIVE to ACTIVE/AUTO REFRESH command period AUTO REFRESH command period Symbol tAC tCH tCL tCK (2.5) tCK (2) tDH tDS tDIPW tDQSCK tDQSH tDQSL tDQSQ tDQSS tDSS tDSH tHP tHZ tLZ tIHf tISf tIHs tISs tIPW tMRD tQH tQHS tRAS tRAP tRC tRFC 40 15 60 75 -0.75 0.90 0.90 1 1 2.2 15 tHP-tQHS 0.75 120,000 40 20 70 80 0.75 0.2 0.2 tCH, tCL +0.75 -0.8 1.1 1.1 1.1 1.1 2.2 16 tHP-tQHS 1 120,000 Min -0.75 0.45 0.45 7.5 7.5/10 0.5 0.5 1.75 -0.75 0.35 0.35 0.5 1.25 0.75 0.2 0.2 tCH, tCL +0.8 +0.75 262/265 Max +0.75 0.55 0.55 13 13 Min -0.8 0.45 0.45 8 10 0.6 0.6 2 -0.8 0.35 0.35 0.6 1.25 +0.8 202 Max +0.8 0.55 0.55 13 13 Units ns tCK tCK ns ns ns ns ns ns tCK tCK ns tCK tCK tCK ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 21 15 13,14 18 8,19 8,20 6 6 6 6 13,14 16 16 22 22 14,17 14,17 17 Notes
December 2004 Rev. 2
8
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (continued)
0C TA +70C; VCC = +2.5V 0.2V, VCCQ = +2.5V 0.2V AC Characteristics Parameter ACTIVE to READ or WRITE delay PRECHARGE command period DQS read preamble DQS read postamble ACTIVE bank a to ACTIVE bank b command DQS write preamble DQS write preamble setup time DQS write postamble Write recovery time Internal WRITE to READ command delay Data valid output window REFRESH to REFRESH command interval Average periodic refresh interval Terminating voltage delay to VCC Exit SELF REFRESH to non-READ command Exit SELF REFRESH to READ command Symbol tRCD tRP tRPRE tRPST tRRD tWPRE tWPRES tWPST tWR tWTR NA tREFC tREFI tVTD tXSNR tXSRD 0 75 200 Min 15 15 0.9 0.4 12 0.25 0 0.4 15 1 tQH-tDQSQ 140.6 15.6 0 80 200 0.6 1.1 0.6 262/265 Max Min 20 20 0.9 0.4 15 0.25 0 0.4 15 1 tQH-tDQSQ 140.6 15.6 0.6 1.1 0.6 202 Max Units ns ns tCK tCK ns tCK ns tCK ns tCK ns s s ns ns tCK 13 12 12 10,11 9 19 Notes
December 2004 Rev. 2
9
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
Notes
1. 2. All voltages referenced to VSS Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at normal reference / supply voltage levels, but the related specifications and device operations are guaranteed for the full voltage range specified. Outputs are measured with equivalent load: 12. 11.
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic LOW) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be high during this time, depending on tDQSS. The refresh period is 64ms. This equates to an average refresh rate of 15.625s. However, an AUTO REFRESH command must be asserted at least once every 140.6s; burst refreshing or posting by the DRAM controller greater than eight refresh cycles is not allowed. The valid data window is derived by achieving other specifications - tHP (tCK/2), tDQSQ, and tQH (tQH = tHP - tQHS). The data valid window derates directly proportional with the clock duty cycle and a practical data valid window can be derived. The clock is allowed a maximum duty cycled variation of 45/55. Functionality is uncertain when operating beyond a 45/55 ratio. The data valid window derating curves are provided below for duty cycles ranging between 50/50 and 45/55. Referenced to each output group: x4 = DQS with DQ0-DQ3. READs and WRITEs with auto precharge are not allowed to be issued until tRAS (MIN) can be satisfied prior to the internal precharge command being issued. JEDEC specifies CK and CK# input slew rate must be > 1V/ns (2V/ns differentially). DQ and DM input slew rates must not deviate from DQS by more than 10%. If the DQ/DM/DQS slew rate is less than 0.5V/ns, timing must be derated: 50ps must be added to tDS and tDH for each 100mV/ns reduction in slew rate. If slew rates exceed 4V/ns, functionality is uncertain. tHP min is the lesser of tCL min and tCH min actually applied to the device CK and CK# inputs, collectively during bank active. tHZ (MAX) will prevail over the tDQSCK (MAX) + tRPST (MAX) condition. tLZ (MIN) will prevail over tDQSCK (MIN) + PRE (MAX) condition. For slew rates greater than 1V/ns the (LZ) transition will start about 310ps earlier. CKE must be active (High) during the entire time a refresh command is executed. That is, from the time the AUTO REFRESH command is registered, CKE must be active at each rising clock edge, until tRFC has been satisfied. Whenever the operating frequency is altered, not including jitter, the DLL is required to be reset. This is followed by 200 clock cycles (before READ commands).
3.
VTT TT 50 Reference Point 30pF
Output (VOUT (VOUT)
13.
4.
AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK/CK#), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is 1V/ns in the range between VIL(AC) and VIH(AC). The AC and DC input level specifications are defined in the SSTL_ 2 standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [high] level). For slew rates less than 1V/ns and greater than or equal to 0.5V/ ns. If the slew rate is less than 0.5V/ns, timing must be derated: tIS has an additional 50ps per each 100mV/ns reduction in slew rate from the 500mV/ns. tIH has 0ps added, that is, it remains constant. If the slew rate exceeds 4.5V/ns, functionality is uncertain. For 403 and 335, slew rates must be greater than or equal to 0.5V/ns. Inputs are not recognized as valid until VREF stabilizes. Exception: during the period before VREF stabilizes, CKE 0.3 x VCCQ is recognized as LOW. tHZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (HZ) and begins driving (LZ). The intent of the "Don't Care" state after completion of the postamble is the DQS-driven signal should either be HIGH, LOW, or high-Z, and that any signal transition within the input switching region must follow valid input requirements. That is, if DQS transitions HIGH (above VIHDC (MIN) then it must not transition LOW (below VIHDC) prior to tDQSH (MIN). This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround.
14. 15.
5.
16. 17.
6.
18. 19.
7.
8.
20. 21.
9.
22.
10.
December 2004 Rev. 2
10
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
ORDERING INFORMATION FOR JD3
Part Number W3EG7234S262JD3 W3EG7234S265JD3 W3EG7234S202JD3 Speed 133MHz/266Mb/s 133MHz/266Mb/s 100MHz/200Mb/s CAS Latency 2 2.5 2 tRCD 2 3 2
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
tRP 2 3 2
Height* 30.48 (1.20") 30.48 (1.20") 30.48 (1.20")
PACKAGE DIMENSIONS FOR JD3
133.48 (5.255" MAX.) 131.34 (5.171") 128.95 (5.077") 3.99 (0.157 (2x)) 3.99 (0.157) (MIN) 4.06 (0.160 MAX)
17.78 (0.700) 10.01 (0.394) 6.35 (0.250) 64.77 (2.550) 1.27 (0.050 TYP.)
30.48 (1.20 MAX)
6.35 (0.250) 1.78 (0.070)
49.53 (1.950)
2.31 (0.091) (2x) 3.00 (0.118) (4x) 1.27 0.10 (0.050 0.004)
* ALL DIMENSIONS ARE IN MILLIMETERS AND (INCHES).
December 2004 Rev. 2
11
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
ORDERING INFORMATION FOR AJD3
Part Number W3EG7234S262AJD3 W3EG7234S265AJD3 W3EG7234S202AJD3 Speed 133MHz/266Mb/s 133MHz/266Mb/s 100MHz/200Mb/s CAS Latency 2 2.5 2 tRCD 2 3 2
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
tRP 2 3 2
Height* 28.70 (1.13") 28.70 (1.13") 28.70 (1.13")
PACKAGE DIMENSIONS FOR AJD3
133.48 (5.255" MAX.) 131.34 (5.171") 128.95 (5.077") 3.99 (0.157 (2x)) 3.99 (0.157) (MIN) 4.06 (0.160 MAX)
17.78 (0.700) 10.01 (0.394) 6.35 (0.250) 64.77 (2.550) 1.27 (0.050 TYP.)
28.70 (1.13 MAX)
6.35 (0.250) 1.78 (0.070)
49.53 (1.950)
2.31 (0.091) (2x) 3.00 (0.118) (4x) 1.27 0.10 (0.050 0.004)
* ALL DIMENSIONS ARE IN MILLIMETERS AND (INCHES).
December 2004 Rev. 2
12
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
ORDERING INFORMATION FOR D3
Part Number W3EG7234S262D3 W3EG7234S265D3 W3EG7234S202D3 Speed 133MHz/266Mb/s 133MHz/266Mb/s 100MHz/200Mb/s CAS Latency 2 2.5 2 tRCD 2 3 2
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
tRP 2 3 2
Height* 28.58 (1.125") 28.58 (1.125") 28.58 (1.125")
PACKAGE DIMENSIONS FOR D3
NOT RECOMMENDED FOR NEW DESIGNS
133.48 (5.255" MAX.) 131.34 (5.171") 128.95 (5.077") 3.99 (0.157 (2x)) 3.99 (0.157) (MIN) 4.06 (0.160 MAX)
17.78 (0.700) 10.01 (0.394) 6.35 (0.250) 64.77 (2.550) 1.27 (0.050 TYP.)
28.58 (1.125 MAX)
6.35 (0.250) 1.78 (0.070)
49.53 (1.950)
2.31 (0.091) (2x) 3.00 (0.118) (4x) 1.27 0.10 (0.050 0.004)
* ALL DIMENSIONS ARE IN MILLIMETERS AND (INCHES).
December 2004 Rev. 2
13
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com
White Electronic Designs
Document Title
256MB - 32Mx72 DDR SDRAM REGISTERED, w/PLL
W3EG7234S-D3 -JD3 -AJD3
PRELIMINARY
Revision History Rev #
Rev A Rev 0
History
Created 0.1 Updated CAP and IDD specs 0.2 Removed "ED" from Part Marking 0.3 Added JD3 and AJD3 Package Height Options 0.4 Moved datasheet from Advanced to Preliminary 0.5 Added new Document Title Page
Release Date
5-21-02 7-04
Status
Advanced Preliminary
Rev 1 Rev 2
1.1 Added AC specs 2.1 Updated IDD specs
11-04 12-04
Preliminary Preliminary
December 2004 Rev. 2
14
White Electronic Designs Corporation * (602) 437-1520 * www.wedc.com


▲Up To Search▲   

 
Price & Availability of W3EG7234S262D3

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X